











PCA9306

SCPS113L-OCTOBER 2004-REVISED APRIL 2016

# PCA9306 Dual Bidirectional I<sup>2</sup>C Bus and SMBus Voltage-Level Translator

#### **Features**

- 2-Bit Bidirectional Translator for SDA and SCL Lines in Mixed-Mode I<sup>2</sup>C Applications
- I<sup>2</sup>C and SMBus Compatible
- Less Than 1.5-ns Maximum Propagation Delay to Accommodate Standard-Mode and Fast-Mode I<sup>2</sup>C **Devices and Multiple Masters**
- Allows Voltage-Level Translation Between
  - 1.2-V V<sub>RFF1</sub> and 1.8-V, 2.5-V, 3.3-V, or 5-V V<sub>REE2</sub>
  - 1.8-V V<sub>REF1</sub> and 2.5-V, 3.3-V, or 5-V V<sub>REF2</sub>
  - 2.5-V  $V_{RFF1}$  and 3.3-V or 5-V  $V_{RFF2}$
  - 3.3-V  $V_{REF1}$  and 5-V  $V_{REF2}$
- Provides Bidirectional Voltage Translation With No Direction Pin
- Low 3.5-Ω ON-State Resistance Between Input and Output Ports Provides Less Signal Distortion
- Open-Drain I<sup>2</sup>C I/O Ports (SCL1, SDA1, SCL2, and SDA2)
- 5-V Tolerant I<sup>2</sup>C I/O Ports to Support Mixed-Mode Signal Operation
- High-Impedance SCL1, SDA1, SCL2, and SDA2 Pins for EN = Low
- Lockup-Free Operation for Isolation When EN = Low
- Flow-Through Pinout for Ease of Printed-Circuit-**Board Trace Routing**
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- I<sup>2</sup>C, SMBus, PMBus, MDIO, UART, Low-Speed SDIO, GPIO, and Other Two-Signal Interfaces
- Servers
- Routers (Telecom Switching Equipment)
- **Personal Computers**
- Industrial Automation

# 3 Description

The PCA9306 device is a dual bidirectional I2C and SMBus voltage-level translator with an enable (EN) input, and is operational from 1.2-V to 3.3-V V<sub>REF1</sub> and 1.8-V to 5.5-V V<sub>REE2</sub>.

The PCA9306 device allows bidirectional voltage translations between 1.2 V and 5 V, without the use of a direction pin. The low ON-state resistance  $(R_{ON})$ of the switch allows connections to be made with minimal propagation delay. When EN is high, the translator switch is ON, and the SCL1 and SDA1 I/O are connected to the SCL2 and SDA2 I/O, respectively, allowing bidirectional data flow between ports. When EN is low, the translator switch is off, and a high-impedance state exists between ports.

In addition to voltage translation, the PCA9306 device can be used to isolate a 400-kHz bus from a 100-kHz busby controlling the EN pin, and disconnecting the slower bus during fast-mode communication.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
|             | SSOP (8)  | 2.95 mm x 2.80 mm |  |  |
| PCA9306     | VSSOP (8) | 2.30 mm x 2.00 mm |  |  |
| PCA9306     | X2SON (8) | 1.40 mm x 1.00 mm |  |  |
|             | DSBGA (8) | 1.98 mm x 0.98 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Application Diagram



Page



# **Table of Contents**

| 1 | Features 1                                                                 | 7  | Parameter Measurement Information    | 7  |
|---|----------------------------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                                             | 8  | Detailed Description                 | 8  |
| 3 | Description 1                                                              |    | 8.1 Overview                         |    |
| 4 | Revision History2                                                          |    | 8.2 Functional Block Diagram         | 8  |
| 5 | Pin Configuration and Functions3                                           |    | 8.3 Feature Description              | 8  |
| 6 | Specifications4                                                            |    | 8.4 Device Functional Modes          | 9  |
| • | 6.1 Absolute Maximum Ratings                                               | 9  | Application and Implementation       | 10 |
|   | 6.2 ESD Ratings                                                            |    | 9.1 Application Information          | 10 |
|   | 6.3 Recommended Operating Conditions                                       |    | 9.2 Typical Application              | 10 |
|   | 6.4 Thermal Information                                                    | 10 | Power Supply Requirements            |    |
|   | 6.5 Electrical Characteristics                                             | 11 | Layout                               |    |
|   | 6.6 Switching Characteristics AC Performance                               |    | 11.1 Layout Guidelines               |    |
|   | (Translating Down) (EN = 3.3 V)                                            |    | 11.2 Layout Example                  |    |
|   | 6.7 Switching Characteristics AC Performance                               | 12 | Device and Documentation Support     |    |
|   | (Translating Down) (EN = 2.5 V)                                            |    | 12.1 Trademarks                      |    |
|   | 6.8 Switching Characteristics AC Performance                               |    | 12.2 Electrostatic Discharge Caution |    |
|   | (Translating Up) (EN = 3.3 V)                                              |    | 12.3 Glossary                        |    |
|   | 6.9 Switching Characteristics AC Performance (Translating Up) (EN = 2.5 V) | 13 | Mechanical, Packaging, and Orderable |    |
|   | 6.10 Typical Characteristics                                               | .0 | Information                          | 15 |
|   | 0.10 Typical Characteristics                                               |    |                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision K (October 2014) to Revision L                                        | Page           |
|----|--------------------------------------------------------------------------------------------|----------------|
| •  | Changed "ON-State Connection " to "ON-State Resistance"                                    | 1              |
| •  | Deleted machine model ESD rating                                                           | 1              |
| •  | Added "bus" following "100-kHz" in the last sentence of the Description section            | 1              |
| •  | Changed body-size dimensions in the Device Information table                               | 1              |
| •  | Replaced pinout diagrams                                                                   | 3              |
| •  | Added I/O column to the Pin Functions table                                                | 3              |
| •  | Deleted RVH package from Pin Configuration and Functions section                           | 3              |
| •  | Moved T <sub>stg</sub> from Handling Ratings to Absolute Maximum Ratings                   |                |
| •  | Changed Handling Ratings to ESD Ratings                                                    | 4              |
| •  | Added a note following the Electrical Characteristics table                                | 5              |
| •  | Added Figure 4 to the Parameter Measurement Information section                            | <mark>7</mark> |
| •  | Changed Figure 5                                                                           | <mark>7</mark> |
| •  | Changed "repeater" to "level shifter" in second paragraph of the Overview section          | 8              |
| •  | Changed the Design Requirements table                                                      | 11             |
| •  | Deleted the bottommost row of the Design Requirements table                                | 11             |
| •  | Corrected equation from $f_{knee}$ = 0.5 / RT (10%–80%) to $f_{knee}$ = 0.5 / RT (10%–90%) | 12             |

# Changes from Revision J (October 2010) to Revision K

Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

 $\label{eq:copyright} \mbox{Copyright} \ \mbox{@ 2004-2016, Texas Instruments Incorporated}$  Product Folder Links:  $\mbox{\it PCA9306}$ 



# 5 Pin Configuration and Functions



#### **Pin Functions**

|                          | PIN                 |     |                                                              |                                                             |  |
|--------------------------|---------------------|-----|--------------------------------------------------------------|-------------------------------------------------------------|--|
|                          | N                   | 0.  |                                                              |                                                             |  |
| NAME                     | DCT,<br>DCU,<br>DQE | YZT | I/O                                                          | DESCRIPTION                                                 |  |
| EN                       | 8                   | A2  | I                                                            | Switch enable input                                         |  |
| GND                      | 1                   | A1  | _                                                            | Ground, 0 V                                                 |  |
| SCL1                     | 3                   | C1  | I/O                                                          | Serial clock, low-voltage side                              |  |
| SCL2                     | 6                   | C2  | I/O                                                          | Serial clock, high-voltage side                             |  |
| SDA1                     | 4                   | D1  | I/O                                                          | Serial data, low-voltage side                               |  |
| SDA2                     | 5                   | D2  | I/O                                                          | Serial data, high-voltage side                              |  |
| V <sub>REF1</sub>        | 2                   | B1  | I                                                            | Low-voltage-side reference supply voltage for SCL1 and SDA1 |  |
| V <sub>REF2</sub> 7 B2 I |                     | I   | High-voltage-side reference supply voltage for SCL2 and SDA2 |                                                             |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating ambient temperature range (unless otherwise noted)

|                     |                                    |                    | MIN             | MAX | UNIT |
|---------------------|------------------------------------|--------------------|-----------------|-----|------|
| $V_{REF1}$          | DC reference voltage range         |                    | -0.5            | 7   | V    |
| V <sub>REF2</sub>   | DC reference bias voltage range    |                    | -0.5            | 7   | V    |
| VI                  | Input voltage range <sup>(2)</sup> |                    |                 | 7   | V    |
| V <sub>I/O</sub>    | Input/output voltage range (2)     |                    |                 | 7   | V    |
|                     | Continuous channel current         |                    |                 | 128 | mA   |
| I <sub>IK</sub>     | Input clamp current                | V <sub>I</sub> < 0 |                 | -50 | mA   |
| T <sub>j(max)</sub> | Maximum junction temperature       |                    |                 | 125 | °C   |
| T <sub>stg</sub>    | Storage temperature range          |                    | <del>-</del> 65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|                       |                               |                        | MIN | MAX | UNIT |
|-----------------------|-------------------------------|------------------------|-----|-----|------|
| V <sub>I/O</sub>      | Input/output voltage          | SCL1, SDA1, SCL2, SDA2 | 0   | 5.5 | V    |
| V <sub>REF1</sub> (1) | Reference voltage             |                        | 0   | 5.5 | V    |
| V <sub>REF2</sub> (1) | Reference voltage             |                        |     |     | V    |
| EN                    | Enable input voltage          |                        | 0   | 5.5 | V    |
| I <sub>PASS</sub>     | Pass switch current           |                        |     | 64  | mA   |
| T <sub>A</sub>        | Operating ambient temperature |                        | -40 | 85  | °C   |

To support translation, V<sub>REF1</sub> supports 1.2 V to V<sub>REF2</sub> - 0.6 V. V<sub>REF2</sub> must be between V<sub>REF1</sub> + 0.6 V to 5.5 V. See Typical Application for more information.

#### 6.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | DCT    | DCU    | DQE    | YZT    | UNIT |
|------------------------|----------------------------------------------|--------|--------|--------|--------|------|
|                        |                                              | 8 PINS | 8 PINS | 8 PINS | 8 PINS |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 189.6  | 210.1  | 246.5  | 125.5  | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 119.6  | 81.9   | 149.1  | 1      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 102.1  | 88.8   | 100    | 62.7   | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 44.5   | 8.3    | 17.1   | 3.4    | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 101    | 88.4   | 99.8   | 62.7   | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> The input and input/output negative voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

over recommended operating ambient temperature range (unless otherwise noted)

|                      | PARAMETER             | TEST CONDITIONS |                            |                           | MIN        | TYP <sup>(1)</sup> | MAX  | UNIT |    |
|----------------------|-----------------------|-----------------|----------------------------|---------------------------|------------|--------------------|------|------|----|
| V <sub>IK</sub>      | Input clamp voltage   |                 | $I_1 = -18 \text{ mA},$    | EN = 0 V                  | EN = 0 V   |                    |      | -1.2 | V  |
| I <sub>IH</sub>      | Input leakage current | i .             | V <sub>I</sub> = 5 V,      | EN = 0 V                  |            |                    |      | 5    | μΑ |
| C <sub>i(EN)</sub>   | Input capacitance     |                 | V <sub>I</sub> = 3 V or 0  | V <sub>I</sub> = 3 V or 0 |            |                    | 11   |      | pF |
| C <sub>io(off)</sub> | Off capacitance       | SCLn, SDAn      | $V_0 = 3 \text{ V or } 0,$ | EN = 0 V                  | EN = 0 V   |                    | 4    | 6    | pF |
| C <sub>io(on)</sub>  | On capacitance        | SCLn, SDAn      | $V_0 = 3 \text{ V or } 0,$ | EN = 3 V                  | EN = 3 V   |                    | 10.5 | 12.5 | pF |
|                      |                       |                 |                            |                           | EN = 4.5 V |                    | 3.5  | 5.5  |    |
|                      |                       |                 | $V_I = 0$                  | $I_O = 64 \text{ mA}$     | EN = 3 V   |                    | 4.7  | 7    |    |
|                      |                       |                 |                            |                           | EN = 2.3 V |                    | 6.3  | 9.5  |    |
| R <sub>ON</sub> (2)  | On-state resistance   | SCLn, SDAn      | V <sub>I</sub> = 0         | I <sub>O</sub> = 15 mA    | EN = 1.5 V |                    | 25.5 | 32   | Ω  |
|                      |                       |                 | $V_1 = 2.4 V^{(3)}$        | Ι 45 Δ                    | EN = 4.5 V | 1                  | 6    | 15   |    |
| 1                    |                       |                 | V <sub>1</sub> = 2.4 V (8) | $I_O = 15 \text{ mA}$     | EN = 3 V   | 20                 | 60   | 140  |    |
|                      |                       |                 | $V_I = 1.7 \ V^{(3)}$      | I <sub>O</sub> = 15 mA    | EN = 2.3 V | 20                 | 60   | 140  |    |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

# 6.6 Switching Characteristics AC Performance (Translating Down) (EN = 3.3 V)<sup>(1)</sup>

over recommended operating ambient temperature range, EN = 3.3 V,  $V_{IH}$  = 3.3 V,  $V_{IL}$  = 0,  $V_{M}$  = 1.15 V (unless otherwise noted) (see Figure 4).

| PARAMETER        | FROM         | то            | C <sub>L</sub> = 5 | 0 pF | $C_L = 3$ | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|--------------|---------------|--------------------|------|-----------|------|--------------------|------|------|
|                  | (INPUT)      | (OUTPUT)      | MIN                | MAX  | MIN       | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | SCL2 or SDA2 | CCI 4 ~ CD 44 | 0                  | 8.0  | 0         | 0.6  | 0                  | 0.3  | 20   |
| t <sub>PHL</sub> |              | SCL1 or SDA1  | 0                  | 1.2  | 0         | 1    | 0                  | 0.5  | ns   |

<sup>(1)</sup> Translating down: the high-voltage side driving toward the low-voltage side

# 6.7 Switching Characteristics AC Performance (Translating Down) (EN = 2.5 V)<sup>(1)</sup>

over recommended operating ambient temperature range, EN = 2.5 V,  $V_{IH}$  = 3.3 V,  $V_{IL}$  = 0,  $V_{M}$  = 0.75 V (unless otherwise noted) (see Figure 4).

| DADAMETED        | FROM         | то            | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|--------------|---------------|--------------------|------|--------------------|------|--------------------|------|------|
| PARAMETER        | (INPUT)      | (OUTPUT)      | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNII |
| t <sub>PLH</sub> | SCL2 or SDA2 | CCI 4 ~ CD 44 | 0                  | 1    | 0                  | 0.7  | 0                  | 0.4  |      |
| t <sub>PHL</sub> |              | SCL1 or SDA1  | 0                  | 1.3  | 0                  | 1    | 0                  | 0.6  | ns   |

<sup>(1)</sup> Translating down: the high-voltage side driving toward the low-voltage side

# 6.8 Switching Characteristics AC Performance (Translating Up) (EN = 3.3 V)(1)

over recommended operating ambient temperature range, EN = 3.3 V,  $V_{IH}$  = 2.3 V,  $V_{IL}$  = 0,  $V_{T}$  = 3.3 V,  $V_{M}$  = 1.15 V,  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see Figure 4).

| PARAMETER        | FROM         | то           | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|--------------|--------------|--------------------|------|--------------------|------|--------------------|------|------|
|                  | (INPUT)      | (OUTPUT)     | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | SCL1 or SDA1 | 0010 0040    | 0                  | 0.9  | 0                  | 0.6  | 0                  | 0.4  |      |
| t <sub>PHL</sub> |              | SCL2 or SDA2 | 0                  | 1.4  | 0                  | 1.1  | 0                  | 0.7  | ns   |

(1) Translating up: the low-voltage side driving toward the high-voltage side

<sup>(2)</sup> Measured by the voltage drop between the SCL1 and SCL2, or SDA1 and SDA2 terminals, at the indicated current through the switch. Minimum ON-state resistance is determined by the lowest voltage of the two terminals.

<sup>(3)</sup> Measured in current sink configuration only (See Figure 4)



# 6.9 Switching Characteristics AC Performance (Translating Up) (EN = 2.5 V)(1)

over recommended operating ambient temperature range, EN = 2.5 V,  $V_{IH}$  = 2.3 V,  $V_{IL}$  = 0,  $V_{T}$  = 3.3 V,  $V_{M}$  = 0.75 V,  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see Figure 4).

| PARAMETER        | FROM         | то           | C <sub>L</sub> = 5 | 0 pF | $C_L = 3$ | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|--------------|--------------|--------------------|------|-----------|------|--------------------|------|------|
| PARAMETER        | (INPUT)      | (OUTPUT)     | MIN                | MAX  | MIN       | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | SCL1 or SDA1 | SCL2 or SDA2 | 0                  | 1    | 0         | 0.6  | 0                  | 0.4  | 20   |
| t <sub>PHL</sub> | SCLI OF SDAT |              | 0                  | 1.3  | 0         | 1.3  | 0                  | 0.8  | ns   |

(1) Translating up: the low-voltage side driving toward the high-voltage side

# 6.10 Typical Characteristics





Figure 1. On-Resistance (R<sub>ON</sub>) vs Input Voltage (V<sub>SDA1</sub> or  $V_{SCL1}$ )

Figure 2. On-Resistance (RoN) vs Input Voltage (VSDA1 or VSCL1)



Figure 3. Typical Bandwidth of PCA9306

Submit Documentation Feedback

Copyright © 2004–2016, Texas Instruments Incorporated



# 7 Parameter Measurement Information





a) Current Source Configuration

b) Current Sink Configuration

Figure 4. Current Source and Current Sink Configurations for  $R_{\text{ON}}$  Measurements



| USAGE            | SWITCH |
|------------------|--------|
| Translating up   | S1     |
| Translating down | S2     |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \leq 2$  ns.  $t_f \leq 2$  ns.
- C. The outputs are measured one at a time, with one transition per measurement.

Figure 5. Load Circuit for Outputs

Product Folder Links: PCA9306

Submit Documentation Feedback

# 8 Detailed Description

#### 8.1 Overview

The PCA9306 device is a dual bidirectional  $I^2C$  and SMBus voltage-level translator with an enable (EN) input and operates without use of a direction pin. The voltage supply range for  $V_{REF1}$  is 1.2 V to 3.3 V and the supply range for  $V_{REF2}$  is 1.8 V to 5.5 V.

The PCA9306 device can also be used to run two buses, one at 400-kHz operating frequency and the other at 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated by using the EN pin when the 400-kHz operation of the main bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz because of the delays added by the level shifter.

In I<sup>2</sup>C applications, the bus capacitance limit of 400 pF restricts the number of devices and bus length. The capacitive load on both sides of the PCA9306 device must be taken into account when approximating the total load of the system, ensuring the sum of both sides is under 400 pF.

Both the SDA and SCL channels of the PCA9306 device have the same electrical characteristics, and there is minimal deviation from one output to another in voltage or propagation delay. This is a benefit over discrete-transistor voltage-translation solutions, because the fabrication of the switch is symmetrical. The translator provides excellent ESD protection to lower-voltage devices and at the same time protects less-ESD-resistant devices.

# 8.2 Functional Block Diagram



Figure 6. Block Diagram of PCA9306

# 8.3 Feature Description

#### 8.3.1 Enable (EN) Pin

The PCA9306 device is a double-pole, single-throw switch in which the gate of the transistors is controlled by the voltage on the EN pin. In Figure 7, the PCA9306 device is always enabled when power is applied to  $V_{REF2}$ . In Figure 8, the device is enabled when a control signal from a processor is in a logic-high state.

# 8.3.2 Voltage Translation

The primary feature of the PCA9306 device is translating voltage from an  $I^2C$  bus referenced to  $V_{REF1}$  up to an  $I^2C$  bus referenced to  $V_{DPU}$ , to which  $V_{REF2}$  is connected through a 200-k $\Omega$  pullup resistor. Translation on a standard, open-drain  $I^2C$  bus is achieved by simply connecting pullup resistors from SCL1 and SDA1 to  $V_{REF1}$  and connecting pullup resistors from SCL2 and SDA2 to  $V_{DPU}$ . Information on sizing the pullup resistors can be found in the Sizing Pullup Resistors section.



# 8.4 Device Functional Modes

| INPUT<br>EN <sup>(1)</sup> | TRANSLATOR FUNCTION      |
|----------------------------|--------------------------|
| Н                          | SCL1 = SCL2, SDA1 = SDA2 |
| L                          | Disconnect               |

<sup>(1)</sup> The SCL switch conducts if EN is  $\geq$  1 V higher than SCL1 or SCL2. The same is true of SDA.



# **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

# 9.1.1 General Applications of I<sup>2</sup>C

As with the standard I<sup>2</sup>C system, pullup resistors are required to provide the logic-high levels on the translator bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with standard-mode and fast-mode I<sup>2</sup>C devices, in addition to SMBus devices. Standard-mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system where standard-mode devices and multiple masters are possible. Under certain conditions, high termination currents can be used. When the SDA1 or SDA2 port is low, the clamp is in the ON state, and a low-resistance connection exists between the SDA1 and SDA2 ports. Assuming the higher voltage is on the SDA2 port when the SDA2 port is high, the voltage on the SDA1 port is limited to the voltage set by V<sub>REF1</sub>. When the SDA1 port is high, the SDA2 port is pulled to the pullup supply voltage of the drain (V<sub>DPU</sub>) by the pullup resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user, without the need for directional control. The SCL1-SCL2 channel also functions in the same way as the SDA1-SDA2 channel.

#### 9.2 Typical Application

Figure 7 and Figure 8 show how these pullup resistors are connected in a typical application, as well as two options for connecting the EN pin.



Figure 7. Typical Application Circuit (Switch Always Enabled)



#### **Typical Application (continued)**



Figure 8. Typical Application Circuit (Switch Enable Control)

#### 9.2.1 Design Requirements

|                   |                              | MIN                     | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|------------------------------|-------------------------|--------------------|-----|------|
| $V_{REF2}$        | Reference voltage            | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V    |
| EN                | Enable input voltage         | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V    |
| V <sub>REF1</sub> | Reference voltage            | 1.2                     | 1.5                | 4.4 | V    |
| I <sub>PASS</sub> | Pass switch current          |                         | 6                  |     | mA   |
| I <sub>REF</sub>  | Reference-transistor current |                         | 5                  |     | μΑ   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Bidirectional Voltage Translation

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to  $V_{REF2}$  and both pins pulled to high-side  $V_{DPU}$  through a pullup resistor (typically 200 k $\Omega$ ). This allows  $V_{REF2}$  to regulate the EN input. A 100-pF filter capacitor connected to  $V_{REF2}$  is recommended. The  $I^2C$  bus master output can be push-pull or open-drain (pullup resistors may be required) and the  $I^2C$  bus device output can be totem pole or open-drain (pullup resistors are required to pull the SCL2 and SDA2 outputs to  $V_{DPU}$ ). However, if either output is push-pull, data must be unidirectional or the outputs must be 3-state capable and be controlled by some direction-control mechanism to prevent high-to-low contentions in either direction. If both outputs are open-drain, no direction control is needed.

The reference supply voltage (V<sub>REF1</sub>) is connected to the core power-supply voltage of the processor.



#### 9.2.2.2 Sizing Pullup Resistors

To get an estimate for the range of values that can be used for the pullup resistor, please refer to the application note SLVA689. Figure 9 and Figure 10 respectively show the maximum and minimum pullup resistance allowable by the I<sup>2</sup>C specification for standard-mode (100 kHz) and fast-mode (400 kHz) operation.

#### 9.2.2.3 PCA9306 Bandwidth

The maximum frequency of the PCA9306 device depends on the application. The device can operate at speeds of > 100 MHz given the correct conditions. The maximum frequency is dependent upon the loading of the application. The PCA9306 device behaves like a standard switch where the bandwidth of the device is dictated by the on-resistance and on-capacitance of the device.

Figure 3 shows a bandwidth measurement of the PCA9306 device using a two-port network analyzer.

However, this is an analog type of measurement. For digital applications, the signal should not degrade up to the fifth harmonic of the digital signal. As a rule of thumb, the frequency bandwidth should be at least five times the maximum digital clock rate. This component of the signal is very important in determining the overall shape of the digital signal. In the case of the PCA9306 device, digital clock frequency of >100 MHz can be achieved.

The PCA9306 device does not provide any drive capability like the PCA9515 or PCA9517 series of devices. Therefore, higher-frequency applications require higher drive strength from the host side. No pullup resistor is needed on the host side (3.3 V) if the PCA9306 device is being driven by standard CMOS push-pull output driver. Ideally, it is best to minimize the trace length from the PCA9306 device on the sink side (1.8 V) to minimize signal degradation.

You can then use a simple formula to compute the maximum *practical* frequency component or the *knee* frequency ( $f_{knee}$ ). All fast edges have an infinite spectrum of frequency components. However, there is an inflection (or *knee*) in the frequency spectrum of fast edges where frequency components higher than  $f_{knee}$  are insignificant in determining the shape of the signal.

To calculate f<sub>knee</sub>:

```
f_{knee}= 0.5 / RT (10%–90%)

f_{knee} = 0.4 / RT (20%–80%)
```

For signals with rise-time characteristics based on 10- to 90-percent thresholds,  $f_{knee}$  is equal to 0.5 divided by the rise time of the signal. For signals with rise-time characteristics based on 20- to 80-percent thresholds, which is very common in many current device specifications,  $f_{knee}$  is equal to 0.4 divided by the rise time of the signal.

Some guidelines to follow that help maximize the performance of the device:

- Keep trace length to a minimum by placing the PCA9306 device close to the I<sup>2</sup>C output of the processor.
- The trace length should be less than half the time of flight to reduce ringing and line reflections or non-monotonic behavior in the switching region.
- To reduce overshoots, a pullup resistor can be added on the 1.8 V side; be aware that a slower fall time is to be expected.



# 9.2.3 Application Curve



Figure 9. Maximum Pullup Resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ )



Figure 10. Minimum Pullup Resistance ( $R_{p(min)}$ ) vs Pullup Reference Voltage ( $V_{DPUX}$ )



# 10 Power Supply Requirements

For supplying power to the PCA9306 device, the  $V_{REF1}$  pin can be connected directly to a power supply. The  $V_{REF2}$  pin must be connected to the  $V_{DPU}$  power supply through a 200-k $\Omega$  resistor. Failure to have a high-impedance resistor between  $V_{REF2}$  and  $V_{DPU}$  results in excessive current draw and unreliable device operation. It is also worth noting, that in order to support voltage translation, the PCA9306 must have the EN and VREF2 pins shorted and then pulled up to  $V_{DPU}$  through a high-impedance resistor.

# 11 Layout

#### 11.1 Layout Guidelines

For printed-circuit board (PCB) layout of the PCA9306 device, common PCB layout practices should be followed, but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other on leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. The 100-pF filter capacitor should be placed as close to  $V_{REF2}$  as possible. A larger decoupling capacitor can also be used, but a longer time constant of two capacitors and the 200-k $\Omega$  resistor results in longer turnon and turnoff times for the PCA9306 device. These best practices are shown in Figure 11.

For the layout example provided in Figure 11, it would be possible to fabricate a PCB with only two layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a four-layer board is preferable for boards with higher-density signal routing. On a four-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface-mount component pad, which must attach to  $V_{CC}$  or GND, and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace must be routed to the opposite side of the board, but this technique is not demonstrated in Figure 11.

#### 11.2 Layout Example



Figure 11. PCA9306 Layout Example



# 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.





25-Oct-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|--------------------------|---------|
| PCA9306DCTR      | ACTIVE | SM8          | DCT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCTRE4    | ACTIVE | SM8          | DCT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCTRG4    | ACTIVE | SM8          | DCT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCTT      | ACTIVE | SM8          | DCT                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCTTE4    | ACTIVE | SM8          | DCT                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCTTG4    | ACTIVE | SM8          | DCT                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BD<br>Y                 | Samples |
| PCA9306DCUR      | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN          | Level-1-260C-UNLIM | -40 to 85    | (7BDP ~ 7BDS ~ BD)<br>7Y | Samples |
| PCA9306DCURE4    | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BDS                     | Samples |
| PCA9306DCURG4    | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BDS                     | Samples |
| PCA9306DCUT      | ACTIVE | VSSOP        | DCU                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN          | Level-1-260C-UNLIM | -40 to 85    | (7BDP ~ 7BDS ~ BD)<br>7Y | Samples |
| PCA9306DCUTE4    | ACTIVE | VSSOP        | DCU                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BDS                     | Samples |
| PCA9306DCUTG4    | ACTIVE | VSSOP        | DCU                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 7BDS                     | Samples |
| PCA9306DQER      | ACTIVE | X2SON        | DQE                | 8    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | (3M ~ 7F)                | Samples |
| PCA9306YZTR      | ACTIVE | DSBGA        | YZT                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | 7F                       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



# PACKAGE OPTION ADDENDUM



25-Oct-2016

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PCA9306:

Automotive: PCA9306-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 6-May-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9306DCTR   | SM8             | DCT                | 8 | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| PCA9306DCTT   | SM8             | DCT                | 8 | 250  | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| PCA9306DCUR   | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 9.0                      | 2.05       | 3.3        | 1.0        | 4.0        | 8.0       | Q3               |
| PCA9306DCUR   | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| PCA9306DCURG4 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| PCA9306DCUTG4 | VSSOP           | DCU                | 8 | 250  | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| PCA9306DQER   | X2SON           | DQE                | 8 | 5000 | 180.0                    | 8.4                      | 1.2        | 1.6        | 0.55       | 4.0        | 8.0       | Q1               |
| PCA9306DQER   | X2SON           | DQE                | 8 | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.5        | 4.0        | 8.0       | Q1               |
| PCA9306YZTR   | DSBGA           | YZT                | 8 | 3000 | 180.0                    | 8.4                      | 1.02       | 2.02       | 0.75       | 4.0        | 8.0       | Q1               |

www.ti.com 6-May-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9306DCTR   | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| PCA9306DCTT   | SM8          | DCT             | 8    | 250  | 182.0       | 182.0      | 20.0        |
| PCA9306DCUR   | VSSOP        | DCU             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| PCA9306DCUR   | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| PCA9306DCURG4 | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| PCA9306DCUTG4 | VSSOP        | DCU             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| PCA9306DQER   | X2SON        | DQE             | 8    | 5000 | 202.0       | 201.0      | 28.0        |
| PCA9306DQER   | X2SON        | DQE             | 8    | 5000 | 184.0       | 184.0      | 19.0        |
| PCA9306YZTR   | DSBGA        | YZT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
  C. SON (Small Outline No-Lead) package configuration.
  D. This package complies to JEDEC MO-287 variation X2EAF.



# DQE (R-PX2SON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Over—printing land for acceptable area ratio is not viable due to land width and bridging potential. Customer may further reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.
- H. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy.
- I. Component placement force should be minimized to prevent excessive paste block deformation.



# DCT (R-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. Falls within JEDEC MO-187 variation DA.

# DCT (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DCU (R-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-187 variation CA.



DCU (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# YZT (R-XBGA-N8)

# DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated