

## 3.3V to 18V Thunderbolt Power Mux

Check for Samples: TPS22981

### **FEATURES**

- Powered from 3.3V
- 4.5V to 19.8V High Voltage Switch
- 3V to 3.6V Switch
- Adjustable Current Limit
- Thermal Shutdown
- Make Before Break Switch
- High Voltage Discharge Before Low Voltage Make
- Reverse Current Blocking

#### **APPLICATIONS**

- Notebook Computers
- Desktop Computers
- Power Management Systems



Figure 1. Typical Application

#### DESCRIPTION

The TPS22981 is a current-limited power mux providing a connection to a peripheral device from either a low voltage supply (3V to 3.6V) or a high voltage supply (4.5V to 19.8V). The desired output is selected by digital control signals.

The high voltage (VHV) and low voltage (V3P3) switch current limits are set with external resistance. Once the current limit is reached, the TPS22981 will control the switch to maintain the current at this limit.

When the high voltage supply is not present, the TPS22981 will maintain the connection to the output from the low voltage supply. Upon the presence of a high voltage line and high voltage enable signal, the high voltage switch is turned on in conjunction with the low voltage switch until a reverse current is detected through the low voltage switch, allowing a seamless transition from low voltage to the high voltage supply with minimal droop and shoot-through current.

To prevent current backflow during a switch over from a VHV connection to a V3P3 connection, the TPS22981 will break the VHV connection, discharge the output to approximately 3.3V and then make the V3P3 connection. The output will transition to 0V when a load is present, before returning to 3.3V.

The TPS22981 is available in a 4mm x 4mm x 1mm QFN package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Top View/Footprint

#### **Bottom View**



Package Size: 4mm x 4mm x 1mm height Pad Pitch: 0.5mm

#### **DISSIPATION RATINGS**

| PACKAGE | THERMAL RESISTANCE <sup>(1)</sup> θ <sub>JA</sub> | POWER RATING <sup>(1)</sup><br>T <sub>A</sub> = 25°C | POWER RATING <sup>(1)</sup><br>T <sub>A</sub> = 70°C | DERATING FACTOR ABOVE <sup>(2)</sup> $T_A = 25^{\circ}C$ |
|---------|---------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|
| RGP     | 39.3°C/W                                          | 2.16W                                                | 1.02W                                                | 25.4mW/°C                                                |

<sup>(1)</sup> Simulated with high-K board

<sup>(2)</sup> Maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_{J(max)} - T_A) / \theta_{JA}$ .



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                      |                                                                                         | VALUE            | UNIT |
|----------------------|-----------------------------------------------------------------------------------------|------------------|------|
|                      | Input voltage range on V3P3 (VDD) <sup>(2)</sup>                                        | -0.3 to 3.6      |      |
|                      | Input voltage range on EN, HV_EN, ENHVU, ISET_V3P3, ISET_S0, ISET_S3, S0 <sup>(2)</sup> | -0.3 to V3P3+0.3 |      |
|                      | Output voltage range on FAULTZ                                                          | -0.3 to V3P3+0.3 |      |
| V <sub>I</sub>       | Input voltage range on VHV <sup>(2)</sup>                                               | -0.3 to 20       | V    |
|                      | Output voltage range at OUT <sup>(2)</sup>                                              | -0.3 to 20       |      |
|                      | Voltage range between VHV and OUT (V <sub>VHV</sub> –V <sub>OUT</sub> )                 | -7 to 20         |      |
|                      | Output voltage range at V3P3OUT <sup>(2)</sup>                                          | -0.3 to V3P3+0.3 |      |
| T <sub>A</sub>       | Operating ambient temperature range <sup>(3)</sup>                                      | -40 to 85        | °C   |
| T <sub>J (MAX)</sub> | Maximum operating junction temperature                                                  | 110              | °C   |
| T <sub>stg</sub>     | Storage temperature range                                                               | -65 to 150       | °C   |
|                      | Charge Device Model (JESD 22 C101)                                                      | 500              | V    |
| ESD Rating           | Human Body Model (JESD 22 A114)                                                         | 2                | kV   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                        |                   |                                          |      | MIN    | MAX  | UNIT |
|------------------------|-------------------|------------------------------------------|------|--------|------|------|
| $V_{3P3}$              | Cupply valtage re |                                          |      | 3      | 3.6  | V    |
| $V_{HV}$               | Supply voltage ra | nge                                      |      | 4.5    | 19.8 | V    |
| I <sub>LIM3P3OUT</sub> | V3P3OUT Switch    | V3P3OUT Switch current range             |      |        |      |      |
| $V_{IH}$               | Input logic high  | EN, HV_EN, ENHVU, S0                     | V3F  | 23-0.6 | V3P3 | V    |
| $V_{IL}$               | Input logic low   | EN, HV_EN, ENHVU, S0                     |      | 0      | 0.6  | V    |
| R <sub>SET_V3P3</sub>  | 3.3V switch curre | 3.3V switch current limit set resistance |      |        |      | kΩ   |
| R <sub>SET_S0</sub>    | VHV switch curre  |                                          | 26.7 | 402    | kΩ   |      |
| R <sub>SET_S3</sub>    | VHV switch curre  | nt limit in S3 mode set resistance       |      | 26.7   | 402  | kΩ   |
| R <sub>FAULTZ</sub>    | FAULTZ pull-up re |                                          | 30   |        | kΩ   |      |

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature [TA(max)] is dependent on the maximum operating junction temperature [TJ(max)], the maximum power dissipation of the device in the application [PD(max)], and the junction-to-ambient thermal resistance of the part/package in the application (MJA), as given by the following equation: TA(max) = TJ(max) – (MJA × PD(max))



## **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted the specification applies over the  $V_{DD}$  range and operating junction temp  $-40^{\circ}\text{C} \leq T_{J} \leq 85^{\circ}\text{C}$ . Typical values are for  $V_{3P3} = 3.3\text{V}$ ,  $V_{HV} = 15\text{V}$ , and  $T_{J} = 25^{\circ}\text{C}$ .

|                        | PARAMETER                                                 | TEST CONDITIONS                                                                      | MIN  | TYP  | MAX  | UNIT |  |
|------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|--|
| POWER SU               | PPLIES AND CURRENTS                                       |                                                                                      |      |      |      |      |  |
| V <sub>3P3</sub>       | V3P3 Input voltage range                                  |                                                                                      | 3    | 3.3  | 3.6  | V    |  |
| V <sub>HV</sub>        | VHV Input voltage range                                   |                                                                                      | 4.5  |      | 19.8 | V    |  |
| I <sub>VHVACT</sub>    | Active quiescent current from VHV                         | HV_EN = 1, EN = 1                                                                    |      |      | 150  | μA   |  |
| I <sub>VHVSD</sub>     | Shutdown leakage current from VHV                         | HV_EN = 0, EN = 0 or 1                                                               |      |      | 60   | μA   |  |
| I <sub>DDACT</sub>     | A 1' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '                  | EN = 1, HV_EN = 0                                                                    |      |      | 500  | μA   |  |
| I <sub>DDACTHV</sub>   | Active quiescent current from V3P3                        | EN = 1, HV_EN = 1                                                                    |      |      | 500  | μA   |  |
| I <sub>DDSD</sub>      | Shutdown quiescent current from V3P3                      | EN = 0, OUT = 0 V                                                                    |      |      | 30   | μA   |  |
| I <sub>DIS</sub>       | OUT Discharge current                                     | EN = 1, V <sub>HV</sub> = 5V, HV_EN = 1→0                                            | 5    |      | 10   | mA   |  |
|                        | 10/ 51/ 51/ 51/ 51/0/ 00 00 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | V = 0 V                                                                              |      |      | 1    |      |  |
| I <sub>IN</sub>        | HV_EN, EN, ENHVU, S0, S3 Input pin leakage                | V = V3P3                                                                             |      |      | 1    | μA   |  |
| SWITCH AN              | ID RESISTANCE CHARACTERISTICS                             |                                                                                      |      |      |      |      |  |
| R <sub>SHV</sub>       | VHV Switch resistance                                     | V <sub>HV</sub> = 5V to 18V, I <sub>VHV</sub> = 0.9A                                 |      |      | 250  | mΩ   |  |
| R <sub>S3P3</sub>      | V3P3 Switch resistance                                    | V <sub>3P3</sub> = 3.3 V, I <sub>V3P3</sub> = 0.9 A                                  |      |      | 125  | mΩ   |  |
| R <sub>S3P3BYP</sub>   | V3P3 Bypass switch resistance                             | V <sub>3P3</sub> = 3.3 V, I <sub>V3P3</sub> = 500 mA                                 |      |      | 500  | mΩ   |  |
| R <sub>OUTDIS</sub>    | OUT Pulldown resistance when disabled                     | EN = 0                                                                               | 1.5  | 2.5  | 4    | kΩ   |  |
| V <sub>OLFAULTZ</sub>  | FAULTZ VOL                                                | I <sub>FAULTZ</sub> = 250 μA                                                         |      |      | 0.6  | V    |  |
| VOLTAGE 1              | THRESHOLDS                                                |                                                                                      |      |      |      |      |  |
|                        |                                                           | VHV Input falling                                                                    | 3.6  | 4    |      | V    |  |
| $V_{HVUVLO}$           | VHV Under voltage lockout                                 | VHV Input rising                                                                     |      | 4    | 4.3  |      |  |
|                        |                                                           | V3P3 Input falling                                                                   | 1.8  | 2.25 |      |      |  |
| V <sub>3P3UVLO</sub>   | V3P3 Under voltage lockout                                | V3P3 Input rising                                                                    |      | 2.25 | 2.5  | V    |  |
| V <sub>FAULTZVAL</sub> | V3P3 Voltage for valid FAULTZ                             | EN = 1                                                                               | 1.8  |      |      | V    |  |
|                        | SHUTDOWN                                                  |                                                                                      |      |      |      |      |  |
| T <sub>SD</sub>        | Shutdown temperature                                      |                                                                                      | 110  | 120  | 130  | °C   |  |
| T <sub>SDHYST</sub>    | Shutdown hysteresis                                       |                                                                                      |      | 10   |      | °C   |  |
| CURRENT I              | LIMIT                                                     |                                                                                      |      |      |      |      |  |
|                        |                                                           | $R_{SET\_S0,3} = 402 \text{ k}\Omega^{(1)}$                                          | 80   | 100  | 120  |      |  |
| I <sub>LIMHV</sub>     | VHV Switch current limit state S0 or S3                   | $R_{SET S0,3} = 80.6 \text{ k}\Omega^{(1)}$                                          | 446  | 496  | 546  | mA   |  |
|                        |                                                           | $R_{SET_{S0,3}} = 26.7 \text{ k}\Omega^{(1)}$                                        | 1423 | 1498 | 1573 |      |  |
| I <sub>LIMVHVMAX</sub> | Maximum VHV switch current limit                          | $R_{SET\_S0,3} = 0 \Omega$                                                           | 1.8  | 2.4  | 3.1  | Α    |  |
|                        |                                                           | $R_{SET_{V3P3}} = 402 \text{ k}\Omega^{(1)}$                                         | 80   | 100  | 120  |      |  |
| I <sub>LIM3P3</sub>    | V3P3 Switch current limit                                 | $R_{SET_{V3P3}} = 80.6 \text{ k}\Omega^{(1)}$                                        | 446  | 496  | 546  | mA   |  |
|                        |                                                           | $R_{SET_{V3P3}} = 26.7 \text{ k}\Omega^{(1)}$                                        | 1423 | 1498 | 1573 |      |  |
| I <sub>LIM3P3MAX</sub> | Maximum V3P3 switch current limit                         | $R_{SET_{V3P3}} = 0\Omega$                                                           | 1.8  | 2.4  | 3.1  | Α    |  |
| I <sub>REV3P3</sub>    | V3P3 Switch reverse current limit                         |                                                                                      | 10   | 40   | 85   | mA   |  |
| T <sub>V3P3RC</sub>    | V3P3 Switch reverse current response time                 | $V_{OUT} = V_{3P3} \rightarrow V_{3P3} + 20 \text{ mV}$                              |      |      | 100  | μs   |  |
| T <sub>VHVSC</sub>     | VHV Switch short circuit response time                    | C <sub>OUT</sub> ≤ 20 pF                                                             |      | 8    |      | μs   |  |
| T <sub>V3P3SC</sub>    | V3P3 Switch short circuit response time                   | C <sub>OUT</sub> ≤ 20 pF                                                             |      | 8    |      | μs   |  |
| TRANSITIO              | <u> </u>                                                  | 1 551 1                                                                              |      |      |      | r -  |  |
| T <sub>3P3OFF</sub>    | VHV to V3P3 Off time                                      | C <sub>OUT</sub> = 1.1 μF, EN = 1, HV_EN = 1→0                                       |      |      | 6    | ms   |  |
| T <sub>0-3.3V</sub>    | 0V to 3.3V Ramp time                                      | C <sub>OUT</sub> ≤ 20 pF                                                             |      |      | 6    | ms   |  |
| T <sub>3.3V-VHV</sub>  | 3.3V to VHV Ramp time                                     | C <sub>OUT</sub> ≤ 20 pF                                                             |      |      | 6    | ms   |  |
| T <sub>VHV-3.3V</sub>  | VHV to 3.3V Ramp time                                     | C <sub>OUT</sub> ≤ 20 pF                                                             |      |      | 23   | ms   |  |
| T <sub>LIM</sub>       | Overcurrent response time                                 | $C_{OUT} \le 20 \text{ pF}$<br>$C_{OUT} \le 20 \text{ pF}$ , $I_{OUT} = 6 \text{ A}$ |      |      | 0.5  | ms   |  |
| · LIM                  | 5.5.53iTotik rooponoo tiillo                              | -001 - 20 pr , 1001 - 0 //                                                           |      |      | 0.0  | 1113 |  |

<sup>(1)</sup> Equation 1 is used to calculate the required resistance for a given minimum I<sub>LIM</sub>. The nearest 1% resistance is chosen and the corresponding I<sub>LIM</sub> variance is shown.



#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Functional Block Diagram



## **PIN FUNCTIONS**

| PIN             |           | DESCRIPTION                                                                                                                                                                                                                                       |
|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.             | NAME      | DESCRIPTION                                                                                                                                                                                                                                       |
| 1, 2, 3, 13, 15 | GND       | Device ground. All GND pins must be connected to board ground.                                                                                                                                                                                    |
| 4               | FAULTZ    | Fault condition output. This pin is an open drain pull-down indicating a fault condition. Place a pull-up resistance (R <sub>FAULTZ</sub> ) between this pin and V3P3. Float pin or tie pin to GND if unused.                                     |
| 5               | EN        | Device active-high enable.                                                                                                                                                                                                                        |
| 6, 7            | VHV       | High voltage power supply input. See the Input Inductive Bounce at Short Circuit section for more information.                                                                                                                                    |
| 8               | ISET_V3P3 | Sets the current limit for V3P3. Place resistor between this pin and GND. See Equation 3 to calculate resistor value.                                                                                                                             |
| 9               | ISET_S3   | Sets the current limit for VHV in S3 mode. Place resistor between this pin and GND. See Equation 1 to calculate resistor value.                                                                                                                   |
| 10              | ISET_S0   | Sets the current limit for VHV in S0 mode. Place resistor between this pin and GND. See Equation 2 to calculate resistor value.                                                                                                                   |
| 11              | HV_EN     | Active-high voltage output enable.                                                                                                                                                                                                                |
| 12, 14          | OUT       | Power output. Place a minimum of 1µF capacitor as close to this pin as possible.                                                                                                                                                                  |
| 16              | ENHVU     | Enable VHV UVLO control of device enable. When asserted high, both V3P3 and VHV must be present for device enable. When low, only V3P3 must be present for device enable.                                                                         |
| 17              | S0        | When this pin is asserted, the device is put in S0 mode. Otherwise the device operates in S3 mode.                                                                                                                                                |
| 18              | V3P3OUT   | 3.3V bypass output. When ENHVU is low, this path is enabled by EN and the V3P3 UVLO. When ENHVU is high, this path is enabled by EN and both the V3P3 UVLO and the VHV UVLO. Place a minimum of 0.1µF capacitor as close to this pin as possible. |
| 19, 20          | V3P3      | 3.3V power supply input. Place a minimum of 0.1µF capacitor as close to this pin as possible.                                                                                                                                                     |
| EP              | GND       | Exposed pad must be connected to device GND.                                                                                                                                                                                                      |



## **APPLICATION INFORMATION**

## **TYPICAL APPLICATION**



Figure 3. Typical Application



#### **CURRENT LIMIT**

Figure 4 shows a simplified view of the TPS22981 current limit function. Both the high voltage supply current limit and the V3P3 supply current limit are adjustable by external resistors



Figure 4. Simplified Current Limit Diagram

The current  $I_{REF\_HV}$  and  $I_{REF\_V3P3}$  that set the current limit threshold are set with three external resistors as shown in Figure 5. When the TPS22981 is passing the V3P3 voltage, the current limit is set by  $R_{SET\_V3P3}$ . The VHV path has two modes that allow setting two different current limits. The S0 pin determines which current limit is used. When S0 is asserted high,  $R_{SET\_S0}$  sets the current limit. When S0 is low,  $R_{SET\_S3}$  sets the current limit. This allows the system to have two separate VHV current limits for different modes such as active and sleep.



Figure 5. External R<sub>SET</sub> Resistance to set Current Limits



#### **CURRENT LIMIT THRESHOLD**





Figure 6. I<sub>LIM</sub> vs R<sub>SET</sub> for VHV and V3P3

Figure 7. % Variance from min I<sub>LIM</sub> vs R<sub>SET</sub>

Figure 6 shows the minimum, typical, and maximum current limit for either supply versus its corresponding  $R_{SET}$  value. Equation 1 is used to determine the RSET needed to set a typical  $I_{LIM}$  for a given supply and mode. Figure 7 shows the percent variation from the typical  $I_{LIM}$  value to the minimum and maximum  $I_{LIM}$  values.

$$R_{SET} = \frac{40 \text{ k}\Omega \times Amps}{I_{LIMTYP}}$$
(1)

Where

 $R_{SET}$  = external resistor used to set the current limit for V3P3, VHV (S0), or VHV (S3), and  $I_{LIMTYP}$  = typical current limit for V3P3, VHV (S0), or VHV (S3) set by the external  $R_{SET}$  resistor.

Each resistor is placed between the corresponding ISET pin and GND, as shown in Figure 5, providing a minimum current limit between 100mA and 1.5A. For a given R<sub>SET</sub> the minimum current limit and the maximum current limit are determined by Equation 2 and Equation 3.

$$I_{LIMMIN} = \frac{38429}{R_{SET}} - 0.0161 A$$

$$I_{LIMMAX} = \frac{41571}{R_{SET}} + 0.0161 A$$
(2)

## MAXIMUM CURRENT LIMIT THRESHOLD

The TPS22981 has a maximum current limit  $I_{LIMVHVMAX}$  and  $I_{LIM3P3MAX}$ . This prevents excessive current in the case of an ISET pin being shorted to ground.



#### TRANSITION DELAYS

Output transitions of the TPS22981 voltages are shown in Figure 8. When the device transitions from  $V_{HV}$  to  $V_{3P3}$  at the output, the power switches both turn off until the output falls to near the  $V_{3P3}$  voltage. During this time, a discharge current of  $I_{DIS}$  pulls OUT down. If a load is also pulling current from OUT, the output will drop to near 0V due to the switch off time of  $T_{3P3OFF}$ .



Figure 8. Output Voltage Transitions (Timing transitions are 10% to > 90%)

#### **DIGITAL CONTROL SIGNALS**

The voltage at OUT is controlled by two input digital logic signals, EN and HV\_EN. HV\_EN controls the state of the VHV switch and EN controls the state of V3P3 switch. Table 1 lists the possible output states given the conditions of the digital logic signals and the device is not in UVLO. See Table 2 for a more complete description including both UVLO conditions.

Table 1. Output state of OUT Given the States EN and HV\_EN

| EN | HV_EN | OUT  |
|----|-------|------|
| 0  | 0     | OPEN |
| 0  | 1     | OPEN |
| 1  | 0     | V3P3 |
| 1  | 1     | VHV  |



Figure 9 shows possible combinations of EN and HV\_EN controlling OUT of the TPS22981.



Figure 9. Logic Waveforms Displaying the Transition Between VHV and V3P3



#### OVER-CURRENT LIMIT AND SHORT CIRCUIT PROTECTION

When the load at OUT attempts to draw more current than the limit set by the external  $R_{SET}$  resistors for the V3P3 switch and VHV switch (for both S0 and S3 modes), the device will operate in a constant current mode while lowering the output voltage. Figure 10 shows the delay,  $t_{LIM}$ , which occurs from the instance an overcurrent fault is detected until the output current is lowered to  $I_{LIMHV}$  tolerances for VHV or  $I_{LIM3V3}$  tolerances for V3P3 shown in Figure 6. Figure 11 shows the response time versus a resistance shorted across the output.



Figure 10. Overcurrent Output Response



Figure 11. Overcurrent Response Time vs Short Resistance

All short circuit conditions are treated as over-current conditions. In the event of a short circuit, the device will limit the output current to the corresponding  $R_{\text{SET}}$  value and continue to do so until thermal shutdown is encountered or the short circuit condition is removed.

### REVERSE CURRENT PROTECTION

Reverse current protection for the V3P3 supply to OUT triggers at I<sub>REV3P3</sub> causing the V3P3 supply switch to open. When the HV\_EN signal is not asserted and reverse current protection is triggered, a discharge current source is turned on to bring the output voltage to near the V3P3 voltage.



#### REVERSE CURRENT BLOCKING

The VHV switch blocks reverse current flow from OUT to VHV when the switch is off.

#### THERMAL SHUTDOWN

The device enters thermal shutdown when junction temperature reaches  $T_{SD}$ . The device will resume previous state on power up once the junction temperature has dropped by 10C. Connect thermal vias to the exposed GND pad underneath the device package for improved thermal diffusion.

#### **UVLO and ENABLE**

When ENHVU is low, the TPS22981 is enabled by the logical AND of the EN input, the V3P3 UVLO, and the Thermal Shutdown. When the V3P3 UVLO threshold has been crossed, the device is not in thermal shutdown, and the EN input is high, the device will enable. When the V3P3 UVLO triggers, regardless of the states of any digital logic controls, the device will open all switches.

ENHVU adds the VHV UVLO to the logical decision enabling the device. When ENHVU is high, the TPS22981 is enabled by the logical AND of the EN input, the V3P3 UVLO, the VHV UVLO, and the Thermal Shutdown. When both UVLO thresholds have been crossed, the device is not in thermal shutdown, and the EN input is high, the device will enable. When either UVLO triggers, regardless of the states of any digital logic controls, the device will open all switches. Table 2 shows the pin and voltage configurations for enabling the device. Note, a 1 for the UVLO columns means the device is in a UVLO condition. A PD indicates a pulldown resistance of R<sub>OUTDIS</sub> to GND.

Table 2. Device Enable Control (when in an under-voltage condition, UVLO = 1)

| EN | ENHVU | HV_EN | V3P3 UVLO | VHV UVLO | OUT  |
|----|-------|-------|-----------|----------|------|
| 0  | X     | X     | X         | X        | PD   |
| 1  | X     | X     | 1         | X        | PD   |
| 1  | 1     | X     | 0         | X        | OPEN |
| 1  | 1     | Х     | 1         | X        | PD   |
| 1  | 0     | 0     | 0         | X        | V3P3 |
| 1  | 1     | 0     | 0         | 0        | V3P3 |
| 1  | X     | 1     | 0         | 0        | VHV  |
| 1  | 0     | 1     | 0         | 1        | V3P3 |



#### **FAULTZ Output**

The TPS22981 has an open-drain FAULTZ output. When the device is in a fault condition, the FAULTZ output will pull low. Connect FAULTZ through a pull-up resistance to V3P3. A Fault occurs during any of the following conditions.

- EN = 1 and V3P3 is in UVLO (device enabled and V3P3 is in an under-voltage condition)
- EN = 1 and in Thermal Shutdown condition
- EN = 1, HV\_EN = 1, and VHV is in UVLO (device enabled, high voltage enabled, and VHV is in an under-voltage condition)

Table 3 shows these conditions and the resulting FAULTZ output. Note, when V3P3 is below the UVLO threshold, FAULTZ will be 0 when EN=1 or 1 when EN=0. However, when V3P3 falls below  $V_{FAULTZVAL}$ , the FAULTZ output is unknown.

Table 3. FAULTZ Output Conditions (when in an under-voltage condition, UVLO = 1)

| EN | HV_EN | Thermal Shutdown | V3P3 UVLO | VHV UVLO | FAULTZ (Active Low) |
|----|-------|------------------|-----------|----------|---------------------|
| 0  | X     | X                | X         | X        | 1                   |
| 1  | X     | X                | 1         | X        | 0                   |
| 1  | X     | Yes              | 0         | X        | 0                   |
| 1  | 0     | No               | 0         | 1        | 1                   |
| 1  | 1     | No               | 0         | 1        | 0                   |
| 1  | X     | No               | 0         | 0        | 1                   |

It is recommended that the pull-up resistance on FAULTZ be  $100k\Omega$  and must be greater than or equal to  $30k\Omega$ .

#### INPUT INDUCTIVE BOUNCE AT SHORT CIRCUIT

When a significant inductance is seen at the VHV input, suddenly turning off large current through the device may produce a large enough inductive voltage bounce on the VHV pin to exceed the maximum safe operating condition and damage the TPS22981. To prevent this, reduce any inductance at the VHV input.





## **REVISION HISTORY**

| CI | hanges from Original (December 2012) to Revision A                           | Page |
|----|------------------------------------------------------------------------------|------|
| •  | Removed ordering information table.                                          | 2    |
| •  | Added R <sub>OUTDIS</sub> parameter to the Electrical Characteristics table. | 4    |
| •  | Updated UVLO ENABLE section.                                                 | 13   |



## PACKAGE OPTION ADDENDUM

23-Mar-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS22981RGPR     | ACTIVE | QFN          | RGP                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PS22981              | Samples |
| TPS22981RGPT     | ACTIVE | QFN          | RGP                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PS22981              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

23-Mar-2014

| n no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                        |  |
|                                                                                                                                                                                        |  |
|                                                                                                                                                                                        |  |

## PACKAGE MATERIALS INFORMATION

www.ti.com 29-Jan-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22981RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS22981RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 29-Jan-2015



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22981RGPR | QFN          | RGP             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS22981RGPT | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |

# RGP (S-PVQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD 4,15 3,85 A В 15 11 10 16 4,15 3,85 20 6 Pin 1 Index Area Top and Bottom 0,20 Nominal Lead Frame 1,00 0,80 Seating Plane ○ 0,08 C Seating Height $\frac{0.05}{0.00}$ C THERMAL PAD 20 SIZE AND SHAPE 4X 2,00 SHOWN ON SEPARATE SHEET 16 10 0,50 15

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

 $20X \ \frac{0,30}{0,18}$ 

0,10 M C A B 0,05 M C

4203555/G 07/11

⚠ Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



Bottom View

# RGP (S-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206346-3/AA 11/13

NOTES: A. All linear dimensions are in millimeters



# RGP (S-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity